Units
3.0 QUARTER UNITS

Course Description


With shrinking process technologies, physical design is becoming extremely challenging. Physical designers are responsible for producing high quality design tapeout, and an understanding of all aspects of physical design from synthesis to tapeout is critical to success. This course is an introduction to the ASIC physical design flow and tools from netlist (gate level) to GDS-II (fractured data).

After an overview of the ASIC physical design flow and synthesis, the course starts with floor planning and block pin assignment. It then covers placement and clock-tree synthesis, followed by routing, and post-route optimization. You will learn RC extraction, static timing analysis, and physical verification. Upon completion of this course, you will possess the essential knowledge and hands-on experience with the backend physical design flows, from a synthesized netlist all the way to layout completion for ASIC chip tapeout.

For the labs, the instructor will explain the tools used primarily for the placement and route part using IC Compiler (ICC). Other tools such as OpenROAD will be integrated within the flow but are available for students to practice on their own.


Prerequisites / Skills Needed

 

Basic knowledge of backend design flow. Hands-on experience with Linux/Unix will be required for lab exercises. 

 

Additional Information

AI* - This course will utilize AI to demonstrate how to begin writing scripts for EDA tools with the help of platforms like ChatGPT, Gemini, Grok, and Perplexity. 

Currently no classes scheduled. Would you like to be notified when a class is available?

This course applies to these programs:

Demo